Design of High-Speed Multiplier Architecture Based on Vedic Mathematics

  • Authors

    • Chaitanya CVS
    • Sundaresan C
    • P R Venkateswaran
    • Keerthana Prasad
    • V Siva Ramakrishna
    2018-03-10
    https://doi.org/10.14419/ijet.v7i2.4.11228
  • Binary Multiplication, Multiplier Architecture, Vedic Multiplier.
  • Abstract

    High speed and efficient multipliers are essential components in today’s computational circuits like digital signal processing, algorithms for cryptography and high performance processors. Invariably, almost all processing units will contain hardware multipliers based on some algorithm that fits the application requirement. Tremendous advances in VLSI technology over the past several years resulted in an increased need for high speed multipliers and compelled the designers to go for trade-offs among speed, power consumption and area. Amongst various methods of multiplication, Vedic multipliers are gaining ground due to their expected improvement in performance. A novel multiplier design for high speed VLSI applications using Urdhva-Tiryagbhyamsutra of Vedic Multiplication has been presented in this paper. The multiplier architecture is implemented using Verilog coding and synthesise during Cadence RTL Compiler. Physical design is implemented using Cadence Encounter RTL-to-GDSII System using standard 180nm technology. The proposed multiplier architecture is compared with the conventional multiplier and the results show significant improvement in speed and power dissipation.

  • References

    1. [1] Subhendu Kumar, Abhijit Ashati, Rasmita Sahoo and Chandra Shekhar, “A High-Speed Radix-64 Parallel Multiplier using A Novel Hardware Implementation Approach for Partial Product Generation based on Redundant Binary Arithmeticâ€, First International Conference on Emerging Trends in Engineering and Technology, Proceedings published by IEEE Computer Society, 2008.

      [2] S.Karthik and Priyanka Udayabhanu, “FPGA Implementation of High Speed Vedic Multipliersâ€, International Journal of Engineering Research & Technology, Volume I, Issue-10, December 2012.

      [3] IsraekKoren, “Computer Arithmetic Algorithmsâ€, 2nd ed., Universities Press, 2003.

      [4] Mohamed Raffiquzzaman, Chandra Rajan, “Modern Computer Architectureâ€, 1st ed., Galgotia Publication pvt.Ltd., 2008.

      [5] U.G. Nawathe, M. Hassan, K.C. Yen, and A. Kumar, “Implementation of an 8-Core, 64-Thread, Power-Efficient SPARC Server on a Chipâ€, IEEE Journal of Solid-State Circuits, vol. 43, no. 1, pp. 6-20, January, 2008.

      [6] Varsharani V H, Prabha S K, B.P. Patil, “Performance Evaluation of Proposed Vedic Multiplier inMicrowindâ€, International Journal of Communication Engineering Applications, Vol. 3, Issue. 3, pp. 498-502, July 2012.

      [7] R. K. Bathija, R. S. Meena, S. Sarkar, Rajesh Sahu, “Low Power High Speed 16x16 Multiplier Using Vedic Mathematicsâ€, International Journal of Computer Applications, Vol. 59, No. 6, pp. 41-44, December, 2012.

      [8] Premananda B. S, Samarth S. Pai, Shashank B, Shashank S. Bhat, “Design and Implementation of 8-bit Vedic Multiplierâ€, International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, Vol. 2, Issue 12, pp. 5877-5882, December, 2013.

      [9] Sowmiya M, Nirmal Kumar R, S Valamathy, Karthick, “Design of Efficient Vedic Multiplier By The Analysis Of Addersâ€, International Journal of Emerging Technology and Advanced Engineering, Vol. 3, Issue 1, pp. 396-403, January, 2013.

      [10] Ramesh Pushpangadan, VineethSukumaran, Rino Innocent, Dinesh Sasikumar, VaisakSundar, “High Speed Vedic Multiplier for Digital Signal Processorsâ€, IETE Journal of Research, Vol. 55, Issue 6, pp. 282-286, November-December, 2009.

      [11] P. Mehta, D. Gawali, Conventional versus Vedic mathematical method for hardware implementation of a multiplier, in: Proceedings of the IEEE International Conference on Advances in Computing, Control, and Telecommunication, Trivandrum, Kerala, December 2009, pp. 640–642

      [12] SreeehariVeeramachaneni M.B. Srinivas, “Novel High-Speed Architechture for 32-Bit Binary Coded Decimal (BCD) Multiplierâ€, International Symposium on Communication and Information Technologies (ISCIT), 21 - 23 October, 2008.

      [13] J. Rabaey, A. Chandrakasan, and B. Nikolic, “Digital Integrated Circuitsâ€, 2nd ed., Prentice Hall Pears.

  • Downloads

  • How to Cite

    CVS, C., C, S., Venkateswaran, P. R., Prasad, K., & Ramakrishna, V. S. (2018). Design of High-Speed Multiplier Architecture Based on Vedic Mathematics. International Journal of Engineering & Technology, 7(2.4), 105-108. https://doi.org/10.14419/ijet.v7i2.4.11228

    Received date: 2018-04-06

    Accepted date: 2018-04-06

    Published date: 2018-03-10